Title of article
Analog timing recovery for a noise-predictive decision-feedback equalizer
Author/Authors
J.P.، Keane, نويسنده , , P.J.، Hurst, نويسنده , , M.Q.، Le, نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2003
Pages
-337
From page
338
To page
0
Abstract
A timing recovery architecture and its CMOS implementation are described for a noise-predictive decision-feedback equalizer (NPDFE). The 0.5-/spl mu/m CMOS prototype includes timing recovery and the NPDFE and operates at 160 Mbit/s. The timing recovery blocks dissipate 27 mW from 3.3 V, occupy 0.2 mm/sup 2/, and achieve a root mean square jitter of 50 ps, which is 0.8% of a bit period.
Keywords
TiNi film , transformation , Self-accommodating martensite , Oriented martensite
Journal title
IEEE Journal of Solid- State Circuits
Serial Year
2003
Journal title
IEEE Journal of Solid- State Circuits
Record number
62870
Link To Document