Title of article
MLMIN: A multicore processor and parallel computer network topology for multicast
Author/Authors
Dietmar Tutsch، نويسنده , , Günter Hommel، نويسنده ,
Issue Information
ماهنامه با شماره پیاپی سال 2008
Pages
15
From page
3807
To page
3821
Abstract
In future, multicore processors with hundreds of cores will collaborate on a single chip. Then, more advanced network-on-chip (NoC) topologies will be needed than todayʹs shared busses for dual core processors. Multistage interconnection networks, which are already used in parallel computers, seem to be a promising alternative. In this paper, a new network topology is introduced that particularly applies to multicast traffic in multicore systems and parallel computers. Those multilayer multistage interconnection networks are described by defining the main parameters of such a topology. Performance and costs of the new architecture are determined and compared to other network topologies. Network traffic consisting of constant size packets and of varying size packets is investigated. It is shown that all kinds of multicast traffic particularly benefit from the new topology.
Keywords
Multicasting , Cost , Multicore , Multistage interconnection networks , Network-on-chip , Packet size , performance
Journal title
Computers and Operations Research
Serial Year
2008
Journal title
Computers and Operations Research
Record number
927583
Link To Document