• Title of article

    A new method to characterize border traps in submicron transistors using hysteresis in the drain current

  • Author/Authors

    K.N.، ManjulaRani, نويسنده , , V.R.، Rao, نويسنده , , J.، Vasi, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -972
  • From page
    973
  • To page
    0
  • Abstract
    In this paper, a new method for measuring border trap density (n/sub BT/) in submicron transistors using hysteresis in the drain current is proposed. This method is used to measure energy and spatial distribution of border traps in jet vapor deposited (JVD) metal-silicon nitride-semiconductor field effect transistors (MNSFETs). The drain current transient varies linearly with logarithmic time suggesting that tunneling to and from the spatially uniform border traps is the dominant charge exchange mechanism. Using a feedback mechanism gate voltage transients are obtained from which n/sub BT/ is calculated. The prestress energy distribution in JVD MNSFETs is found to be uniform whereas the post-stress energy distribution shows a peak near the midgap.
  • Keywords
    boundary-layer equation , iterative method , Turbulent flow , noniterative method , nonlinear parabolic partial-differential equation , Laminar flow
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Serial Year
    2003
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Record number

    95687