• Title of article

    ESD implantation for subquarter-micron CMOS technology to enhance ESD robustness

  • Author/Authors

    Ker، Ming-Dou نويسنده , , Hsu، Hsin-Chyh نويسنده , , Peng، Jeng-Jie نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -2125
  • From page
    2126
  • To page
    0
  • Abstract
    A new electrostatic discharge (ESD) implantation method is proposed to significantly improve ESD robustness of CMOS integrated circuits in subquarter-micron CMOS processes, especially the machinemodel (MM) ESD robustness. By using this method, the ESD current is discharged far away from the surface channel of nMOS, therefore the nMOS (both single nMOS and stacked nMOS) can sustain a much higher ESD level. The MM ESD robustness of the gate-grounded nMOS with a device dimension width/length (W/L) of 300 (mu)m/0.5 (mu)m has been successfully improved from the original 450 V to become 675 V in a 0.25(mu)m CMOS process. The MM ESD robustness of the stacked nMOS in the mixed-voltage I/O circuits with a device dimension W/L of 300 (mu)m/0.5 (mu)m for each nMOS has been successfully improved from the original 350 V to become 500 V in the same CMOS process. Moreover, this new ESD implantation method with the n-type impurity can be fully merged into the general subquarter-micron CMOS processes.
  • Keywords
    channel hot electron (CHE) , channel initiated secondary electron (CHISEL) , device scaling , Flash electrically erasable programmable read-only memories (EEPROMs) , hot carriers , programming efficiency , Monte Carlo simulation
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Serial Year
    2003
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Record number

    95911