• Title of article

    Characterization and reliability of dual high-k gate dielectric stack (poly-Si-HfO/sub 2/-SiO/sub 2/) prepared by in situ RTCVD process for system-on-chip applications

  • Author/Authors

    D.L.، Kwong, نويسنده , , A.، Kamath, نويسنده , , S.J.، Lee, نويسنده , , C.H.، Choi, نويسنده , , R.، Clark, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -104
  • From page
    105
  • To page
    0
  • Abstract
    We investigate for the first time the possibility of integrating chemical vapor deposition (CVD) HfO/sub 2/ into the multiple gate dielectric system-on-achip (SoC) process in the range of 6-7 nm, which supports higher voltage (2.5-5 V operation/tolerance). Results show that CVD HfO/sub 2/-SiO/sub 2/ stacked gate dielectric (EOT =6.2 nm) exhibits lower leakage current than that of SiO/sub 2/ (EOT =5.7 nm) by a factor of ~10/sup 2/, with comparable interface quality (D/sub it/~1*10/sup 10/ cm/sup -2/eV/sup – 1/). The presence of negative fixed charge is observed in the HfO/sub 2/SiO/sub 2/ gate stack. In addition, the addition of HfO/sub 2/ on SiO/sub 2/ does not alter the dominant conduction mechanism of Fowler-Nordheim tunneling in the HfO/sub 2/-SiO/sub 2/ gate stack. Furthermore, the HfO/sub 2/-SiO/sub 2/ gate stack shows longer time to breakdown T/sub BD/ than SiO/sub 2/ under constant voltage stress. These results suggest that it may be feasible to use such a gate stack for higher voltage operation in SoC, provided other key requirements such as V/sub t/ stability (charge trapping under stress) can be met and the negative fixed charge eliminated.
  • Keywords
    heat transfer , natural convection , Analytical and numerical techniques
  • Journal title
    IEEE Electron Device Letters
  • Serial Year
    2003
  • Journal title
    IEEE Electron Device Letters
  • Record number

    99902