DocumentCode
10209
Title
Architectural Exploration of Large-Scale Hierarchical Chip Multiprocessors
Author
Nikitin, Nikita ; de San Pedro, Javier ; Cortadella, Jordi
Author_Institution
Dept. of Software, Univ. Politec. de Catalunya, Barcelona, Spain
Volume
32
Issue
10
fYear
2013
fDate
Oct. 2013
Firstpage
1569
Lastpage
1582
Abstract
The continuous scaling of nanoelectronics is increasing the complexity of chip multiprocessors (CMPs) and exacerbating the memory wall problem. As CMPs become more complex, the memory subsystem is organized into more hierarchical structures to better exploit locality. To efficiently discover promising architectures within the rapidly growing search space, exhaustive exploration is replaced with tools that implement intelligent search strategies. Moreover, faster analytical models are preferred to costly simulations for estimating the performance and power of CMP architectures. The memory traffic generated by CMP cores has a cyclic dependency with the latency of the memory subsystem, which critically affects the overall system performance. Based on this observation, a novel scalable analytical method is proposed to estimate the performance of highly parallel CMPs (hundreds or thousands of cores) with hierarchical interconnect networks. The method can use customizable probabilistic models and solves the cyclic dependencies between traffic and latency by using a fixed-point strategy. By using the analytical model as a performance and power estimator, an efficient metaheuristic-based search is proposed for the exploration of large design spaces. The proposed techniques are shown to be very accurate and a promising strategy when compared to the results obtained by simulation.
Keywords
cores; fixed point arithmetic; microprocessor chips; multiprocessor interconnection networks; nanoelectronics; CMP architectures; CMP cores; continuous scaling; cyclic dependency; fixed point strategy; hierarchical interconnect networks; hierarchical structures; intelligent search strategy; large-scale hierarchical chip multiprocessors; memory subsystem; memory traffic; metaheuristic-based search; nanoelectronics; power estimator; probabilistic models; Analytical models; Computational modeling; Computer architecture; Delays; Integrated circuit modeling; Mathematical model; Throughput; Analytical modeling; chip multiprocessing; design space exploration; metaheuristics; numerical methods;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2013.2272539
Filename
6600876
Link To Document