• DocumentCode
    1029059
  • Title

    Multi-Lookup Table FPGA Implementation of an Adaptive Digital Predistorter for Linearizing RF Power Amplifiers With Memory Effects

  • Author

    Gilabert, Pere L. ; Cesari, Albert ; Montoro, Gabriel ; Bertran, Eduard ; Dilhac, Jean-marie

  • Author_Institution
    Tech. Univ. of Catalonia (UPC), Barcelona
  • Volume
    56
  • Issue
    2
  • fYear
    2008
  • Firstpage
    372
  • Lastpage
    384
  • Abstract
    This paper presents a hardware implementation of a digital predistorter (DPD) for linearizing RF power amplifiers (PAs) for wideband applications. The proposed predistortion linearizer is based on a nonlinear auto-regressive moving average (NARMA) structure, which can be derived from the NARMA PA behavioral model and then mapped into a set of scalable lookup tables (LUTs). The linearizer takes advantage of its recursive nature to relax the LUT count needed to compensate memory effects in PAs. Experimental support is provided by the implementation of the proposed NARMA DPD in a field-programmable gate-array device to linearize a 170-W peak power PA, validating the recursive DPD NARMA structure for W-CDMA signals and flexible transmission bandwidth scenarios. To the best of the authors´ knowledge, it is the first time that a recursive structure is experimentally validated for DPD purposes. In addition to the results on PA efficiency and linearity, this paper addresses many practical implementation issues related to the use of FPGA in DPD applications, giving an original insight on actual prototyping scenarios. Finally, this study discusses the possibility of further enhancing the overall efficiency by degrading the PA operation mode, provided that DPD may be unavoidable due to the impact of memory effects.
  • Keywords
    autoregressive moving average processes; code division multiple access; digital signal processing chips; field programmable gate arrays; linearisation techniques; nonlinear distortion; power amplifiers; radiocommunication; radiofrequency amplifiers; reconfigurable architectures; recursive functions; table lookup; NARMA PA behavioral model; PA operation mode; W-CDMA signals; adaptive digital predistorter; compensate memory effects; field-programmable gate-array device; flexible transmission bandwidth scenarios; hardware implementation; linearizing RF power amplifiers; multilookup table FPGA implementation; nonlinear auto-regressive moving average structure; power 170 W; predistortion linearizer; recursive structure; Bandwidth; Broadband amplifiers; Field programmable gate arrays; Hardware; Multiaccess communication; Power amplifiers; Predistortion; Radio frequency; Radiofrequency amplifiers; Table lookup; Digital predistortion (DPD); field programmable gate array (FPGA); nonlinear auto-regressive moving average (NARMA) models; power amplifier (PA) linearization;
  • fLanguage
    English
  • Journal_Title
    Microwave Theory and Techniques, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9480
  • Type

    jour

  • DOI
    10.1109/TMTT.2007.913369
  • Filename
    4427248