• DocumentCode
    104586
  • Title

    Signal Integrity-Aware Virtual Prototyping of Field Bus-Based Embedded Systems

  • Author

    Alassir, Mohamad Dib ; Denoulet, Julien ; Romain, Olivier ; Garda, Patrick

  • Author_Institution
    Lab. d´Inf. de Paris 6, Univ. Pierre et Marie Curie (UPMC), Paris, France
  • Volume
    3
  • Issue
    12
  • fYear
    2013
  • fDate
    Dec. 2013
  • Firstpage
    2081
  • Lastpage
    2091
  • Abstract
    In this paper, we introduce a modeling methodology for field bus-based embedded systems that allows dynamic evaluation of their signal integrity characteristics at the virtual prototyping step. Our methodology is based on the following criteria: 1) a signal integrity-aware I/O interface mixed model; 2) a physical model of transmission lines to estimate signal degradation caused by the bus lines; and 3) an ICEM model to estimate the impact of a chip´s internal activity on its power voltage or its I/O. Through simulations and experimental validations, we show that our methodology allows functional validation of the design and can also evaluate some low-level effects such as the influence of an embedded software instruction on the voltage drops in the power rails.
  • Keywords
    embedded systems; field buses; virtual prototyping; I/O interface mixed model; embedded systems; field bus; power rails; signal integrity-aware virtual prototyping; Embedded systems; Field buses; Modeling; Prototypes; Simulations; Embedded systems; modeling; signal integrity field buses; simulation;
  • fLanguage
    English
  • Journal_Title
    Components, Packaging and Manufacturing Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    2156-3950
  • Type

    jour

  • DOI
    10.1109/TCPMT.2013.2262151
  • Filename
    6531653