• DocumentCode
    1083686
  • Title

    Delay propagation effect in transistor gates

  • Author

    Deschacht, Denis ; Dabrin, Christophe ; Auvergne, Daniel

  • Author_Institution
    Lab. d´´Inf., de Robotique et de Microelectron., Univ. des Sci. et Tech. du Languedoc, Montpellier, France
  • Volume
    31
  • Issue
    8
  • fYear
    1996
  • fDate
    8/1/1996 12:00:00 AM
  • Firstpage
    1184
  • Lastpage
    1189
  • Abstract
    Wide VLSI transistors suffer additional switching delays due to signal propagation when passing through the resistive gate polysilicide. We model and evaluate this resistive effect and define an analytical expression in terms of extra propagation term. This delay can be reduced by breaking up a single wide transistor into smaller transistors connected and driven in parallel. This work develops expressions for deciding how many parallel transistors should be employed so as to limit the additional delay caused by the resistive polysilicide to within desired bounds. The expressions are validated by comparing calculated delay results with those from HSPICE simulations
  • Keywords
    SPICE; VLSI; circuit analysis computing; delays; integrated circuit interconnections; integrated circuit modelling; logic CAD; logic gates; HSPICE simulations; delay propagation effect; resistive gate polysilicide; signal propagation; switching delays; transistor gates; wide VLSI transistors; Added delay; Circuit simulation; Delay effects; Integrated circuit interconnections; Inverters; Logic gates; Parasitic capacitance; Propagation delay; Very large scale integration; Wire;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.508267
  • Filename
    508267