• DocumentCode
    1098875
  • Title

    A scaleable technique for the measurement of intrinsic MOS capacitance with atto-Farad resolution

  • Author

    Iwai, Hiroshi ; Oristian, Jofn E. ; Walker, James T. ; Dutton, Robert W.

  • Author_Institution
    Toshiba Corporation, Kawasaki, Japan
  • Volume
    32
  • Issue
    2
  • fYear
    1985
  • fDate
    2/1/1985 12:00:00 AM
  • Firstpage
    344
  • Lastpage
    356
  • Abstract
    An on-chip capacitance measurement technique used for interline capacitances has been extended to MOS transistor capacitance measurements. The gate of the test transistor is connected to a reference capacitance made on the same chip. Small ac signals are applied to one of the transistor terminals successively. The magnitude of the ac voltages appearing on the gate node is measured indirectly. C_{gd}, C_{gs} , and Cgbare calculated accurately from the measured ac voltage and the reference capacitance value. It was found that Cgdand Cgsare measured completely free of parasitic capacitances resulting from both the internal on-chip circuit and external wiring. The on-chip circuitry is simple and can easily be scaled down. These features insure this technique is the most suitable for the measurement of minimum, geometry transistors with atto-Farad-range resolution. It is shown that this technique has the ability to detect the capacitance difference which comes from the misalignment of source and drain metal connections. Measurements with this technique are used to first describe the short- and narrow-channel effects on MOS transistor capacitance.
  • Keywords
    Capacitance measurement; Circuits; Geometry; MOSFETs; Parasitic capacitance; Semiconductor device measurement; Signal resolution; Testing; Voltage measurement; Wiring;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/T-ED.1985.21948
  • Filename
    1484695