DocumentCode
1115674
Title
A planarized SiO2 interlayer dielectric with bias-CVD
Author
McInerney, Edward J. ; Avanzino, Steven C.
Author_Institution
GENUS Inc., Mountain View, CA
Volume
34
Issue
3
fYear
1987
fDate
3/1/1987 12:00:00 AM
Firstpage
615
Lastpage
620
Abstract
A Bias-CVDTMprocess has been developed for depositing planarized silicon dioxide films. The process uses, in addition to PECVD deposition, an argon ion etch for planarization. A distinguishing feature of this process is the use of a unique sequence of depositions and etching to control contour and topography, eliminate keyholing, and reduce pinhole density. By varying this Sequence, the film topography can range from conformal to fully planarized. A cold-wall low-pressure CVD system with an eight-wafer batch and 13.56-MHz RF capability was used in this study. Because of the chamber geometry, a dc bias is induced in the wafer support during the RF plasma processing. This bias, typically a few hundred volts, provides the accelerating field for the ion etching of the film. It is the anisotropy of this etch that makes planarization possible. The film has the density and index of refraction of thermally grown oxide. The Si to O ratio is 1 to 1.9 with 8-percent nitrogen and 0.1-percent argon, by RBS. SIMS analysis shows no trace of heavy metals. The effect of process parameters has been characterized. Dynamic RAM´s deposited with the sloped film show normal yield and electrical properties; there is no evidence of radiation damage.
Keywords
Argon; Etching; Geometry; Optical films; Planarization; Plasma accelerators; Radio frequency; Semiconductor films; Silicon compounds; Surfaces;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/T-ED.1987.22971
Filename
1486682
Link To Document