DocumentCode
1250161
Title
Circuit optimization by rewiring
Author
Shih-Chieh Chang ; Van Ginneken, L.P.P.P. ; Marek-Sadowska, M.
Author_Institution
Dept. of Comput. Sci. & Inf., Nat. Chung Cheng Univ., Chiyai, Taiwan
Volume
48
Issue
9
fYear
1999
Firstpage
962
Lastpage
970
Abstract
Presents a very efficient optimization method suitable for multi-level combinational circuits. The optimization is based on incremental restructuring of a circuit through a sequence of additions and removals of redundant wires. Our algorithm applies the techniques of automatic test pattern generation (ATPG), which can efficiently detect redundancies. During the ATPG process, certain nodes in the circuit must have particular logic assignments for a test to exist. Based on the properties of these mandatory assignments, we have developed theorems to eliminate unnecessary wire redundancy checking. This results in a significant performance improvement. The fast run time and the excellent scaling to large circuits make our Boolean optimization method practical for industrial applications.
Keywords
automatic test pattern generation; circuit optimisation; combinational circuits; logic CAD; redundancy; wiring; Boolean optimization method; automatic test pattern generation; circuit optimization; circuit rewiring; incremental circuit restructuring; industrial applications; logic assignments; logic optimization; logic synthesis; multi-level combinational circuits; performance improvement; redundancy detection algorithm; redundant wires; run time; scalability; wire redundancy checking; Automatic test pattern generation; Circuit optimization; Circuit synthesis; Circuit testing; Combinational circuits; Logic testing; Network synthesis; Observability; Optimization methods; Wire;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/12.795224
Filename
795224
Link To Document