• DocumentCode
    1256246
  • Title

    Advanced model and analysis of series resistance for CMOS scaling into nanometer regime. I. Theoretical derivation

  • Author

    Kim, Seong-Dong ; Park, Cheol-Min ; Woo, Jason C S

  • Author_Institution
    Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
  • Volume
    49
  • Issue
    3
  • fYear
    2002
  • fDate
    3/1/2002 12:00:00 AM
  • Firstpage
    457
  • Lastpage
    466
  • Abstract
    An advanced series resistance model is developed to accurately predict source/drain (S/D) series resistance of complementary metal-oxide semiconductor (CMOS) in the nanometer regime. The series resistance is modeled by division into four resistance components named SDE-to-gate overlap, S/D extension, deep S/D, and silicide-diffusion contact resistance, considering the nonnegligible doping-dependent potential relationship in MOS accumulation region due to scaled supply voltage, current behavior related to heavily doped ultra-shallow source/drain extension (SDE) junction, polysilicon gate depletion effects (PDE), lateral and vertical doping gradient effect of SDE junction, silicide-diffusion contact structure, and high-κ dielectric sidewall. The proposed model well characterizes unique features of nanometer-scale CMOS and is useful for analyzing the effect of source/drain parameters on CMOS device scaling and optimization
  • Keywords
    CMOS integrated circuits; circuit optimisation; contact resistance; dielectric thin films; doping profiles; electric current; electric resistance; integrated circuit design; integrated circuit modelling; interface structure; nanotechnology; permittivity; CMOS device optimization; CMOS device scaling; CMOS scaling; MOS accumulation region; S/D extension resistance; S/D series resistance; SDE junction; SDE-to-gate overlap resistance; Si; complementary metal-oxide semiconductor; current behavior; deep S/D resistance; heavily doped ultra-shallow source/drain extension junction; high-k dielectric sidewall; lateral doping gradient effect; model; nanometer regime; nanometer-scale CMOS; nonnegligible doping-dependent potential relationship; polysilicon gate depletion effects; resistance components; scaled supply voltage; series resistance; series resistance model; silicide-diffusion contact resistance; silicide-diffusion contact structure; source/drain parameters; source/drain series resistance; transmission line model; vertical doping gradient effect; Contact resistance; Current supplies; Dielectrics; Doping; MOS devices; Nanoscale devices; Predictive models; Semiconductor device modeling; Semiconductor process modeling; Voltage;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.987117
  • Filename
    987117