DocumentCode
1275485
Title
Constraint-Based Layout-Driven Sizing of Analog Circuits
Author
Habal, Husni ; Graeb, Helmut
Author_Institution
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
Volume
30
Issue
8
fYear
2011
Firstpage
1089
Lastpage
1102
Abstract
A flow is presented for the automatic synthesis of an analog circuit layout based on a schematic and a list of circuit design parameter values. The flow is driven by design, placement, and routing constraints-no layout template is necessary. Every possible layout for each device in the circuit is investigated; the layouts with the best geometric features and smallest quantization error (due to manufacturing grid alignment) are kept. For circuit placement, a complete enumeration of possible circuit placements, limited only by usual constraints of symmetry, proximity, and common centroid, is performed. Out of this enumeration a final circuit placement is selected and routed. The new flow is integrated with a deterministic nonlinear optimization algorithm to perform layout-driven circuit sizing; layouts are synthesized during both gradient approximation and next step determination. Layout-driven circuit sizing was applied to two example circuits. Sizing of the first circuit example took 8× the amount of CPU time needed for traditional circuit sizing, but remained feasible at 2.1 h of wall clock time on a contemporary workstation.
Keywords
analogue circuits; circuit layout; circuit optimisation; CPU; analog circuit layout; analog circuits; automatic synthesis; circuit design; circuit placement; constraint-based layout-driven sizing; contemporary workstation; layout-driven circuit sizing; manufacturing grid alignment; nonlinear optimization algorithm; quantization error; time 2.1 h; wall clock time; Algorithm design and analysis; Integrated circuit modeling; Layout; MOS devices; Optimization; Performance evaluation; Routing; Analog circuit; layout synthesis; layout-aware sizing; optimization;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2011.2158732
Filename
5956867
Link To Document