DocumentCode
1295018
Title
Enhanced Electrostatic Integrity of Short-Channel Junctionless Transistor With High-
Spacers
Author
Gundapaneni, Suresh ; Ganguly, Shaumik ; Kottantharayil, Anil
Author_Institution
Dept. of Electr. Eng., Indian Inst. of Technol. Bombay, Mumbai, India
Volume
32
Issue
10
fYear
2011
Firstpage
1325
Lastpage
1327
Abstract
We propose the use of a high-κ spacer to improve the electrostatic integrity and, thereby, the scalability of silicon junctionless transistors (JLTs) for the first time. Using extensive simulations of n-channel JLTs, we demonstrate that the high-κ spacers improve the electrostatic integrity of JLTs at sub-22-nm gate lengths. Electric field that fringes through the high-κ spacer to the device layer on either sides of the gate results in an effective increase in electrical gate length in the off-state. However, the effective gate length is unaffected in the on-state. Hence, the off-state leakage current is reduced by several orders of magnitude with the use of a high-κ spacer with concomitent improvements in the subthreshold swing and drain-induced barrier lowering. A marginal improvement in the on-state current is observed with the use of the high-κ spacer, and this is related to the reduction in parasitic resistance in the silicon under the spacer due to fringe fields.
Keywords
MOSFET; junction gate field effect transistors; permittivity; electrical gate length; enhanced electrostatic integrity; parasitic resistance; short-channel junctionless transistor; silicon junctionless transistors; Dielectrics; Electrostatics; FETs; Hafnium compounds; Logic gates; Silicon; Gated resistor; high-$kappa$ spacer; junctionless transistor (JLT); scaling;
fLanguage
English
Journal_Title
Electron Device Letters, IEEE
Publisher
ieee
ISSN
0741-3106
Type
jour
DOI
10.1109/LED.2011.2162309
Filename
5981375
Link To Document