• DocumentCode
    1300847
  • Title

    Optimizing MOS transistor mismatch

  • Author

    Lovett, Simon J. ; Welten, Marco ; Mathewson, Alan ; Mason, Barry

  • Author_Institution
    Nat. Microelectron. Res. Centre, Univ. Coll. Cork, Ireland
  • Volume
    33
  • Issue
    1
  • fYear
    1998
  • fDate
    1/1/1998 12:00:00 AM
  • Firstpage
    147
  • Lastpage
    150
  • Abstract
    An investigation of MOS transistor mismatch is undertaken and a methodology is developed for optimizing mismatch without increasing layout area. Dramatic improvements of up to 300% in matching can be realized by selecting the optimum W/L ratio without changing the overall WL area product. The theoretical basis for the obtainable improvements is fully described and an expression is derived and verified by experiment to predict the W/L ratio which gives optimum matching
  • Keywords
    CMOS integrated circuits; MOSFET; integrated circuit layout; MOS transistor mismatch; MOSFET mismatch optimisation; optimum W/L ratio; Analytical models; Geometry; Integrated circuit modeling; MOS devices; MOSFETs; Microelectronics; Mixed analog digital integrated circuits; Optimization methods; Testing; Threshold voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.654947
  • Filename
    654947