DocumentCode
1330588
Title
Comments on “New single-clock CMOS latches and flip-flops with improved speed and power savings”
Author
Blair, Gerard M
Author_Institution
Dept. of Electr. Eng., Edinburgh Univ., UK
Volume
32
Issue
10
fYear
1997
fDate
10/1/1997 12:00:00 AM
Firstpage
1610
Lastpage
1611
Abstract
For original paper see J. Yuan and C. Svensson, ibid., vol.32, pp.62-69 (1997). In a recent paper, Yuan and Svensson propose various single-clock differential flip-flops; however, those using a dynamic slave are unsafe in the presence of input glitches. Further, a double-edge triggered flip-flop is developed from one of the semistatic versions
Keywords
CMOS logic circuits; flip-flops; differential flip-flop; double-edge triggered flip-flop; dynamic slave; input glitch; latch; power consumption; single-clock CMOS circuit; speed; CMOS logic circuits; CMOS technology; Capacitance; Circuit synthesis; Clocks; Flip-flops; Latches; Master-slave; Solid state circuits; Switches;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/4.634673
Filename
634673
Link To Document