• DocumentCode
    1340703
  • Title

    Conditional-Sum Addition Logic

  • Author

    Sklansky, J.

  • Author_Institution
    RCA Labs., Princeton, N. J.
  • Issue
    2
  • fYear
    1960
  • fDate
    6/1/1960 12:00:00 AM
  • Firstpage
    226
  • Lastpage
    231
  • Abstract
    Conditional-sum addition is a new mechanism for parallel, high-speed addition of digitally-represented numbers. Its design is based on the computation of ``conditional´´ sums and carries that result from the assumption of all the possible distributions of carries for various groups of columns. A rapid-sequence mode of operation provides an addition rate that is invariant with the lengths of the summands. Another advantage is the possibility of realizing the adder with ``integrated devices´´ or ``modules.´´ The logic of conditional-sum addition is applicable to all positive radices, as well as to multisummand operation. In a companion paper, a comparison of several adders shows that, within a set of stated assumptions, conditional-sum addition is superior in certain respects, including processing speed.
  • Keywords
    Adders; Bibliographies; Delay effects; Digital arithmetic; Distributed computing; Logic design; Petroleum; Propagation delay; Senior members; Switching circuits;
  • fLanguage
    English
  • Journal_Title
    Electronic Computers, IRE Transactions on
  • Publisher
    ieee
  • ISSN
    0367-9950
  • Type

    jour

  • DOI
    10.1109/TEC.1960.5219822
  • Filename
    5219822