• DocumentCode
    1347352
  • Title

    Hierarchical motion estimation algorithms with especially low hardware costs

  • Author

    Yu, Lu ; Zhang, Yong ; Yao, Qingdong

  • Author_Institution
    Inst. of Inf. & Intelligence Syst., Zhejiang Univ., Hangzhou, China
  • Volume
    44
  • Issue
    1
  • fYear
    1998
  • fDate
    2/1/1998 12:00:00 AM
  • Firstpage
    125
  • Lastpage
    129
  • Abstract
    The digital signal processor (DSP) or video signal processor (VSP) is becoming a popular solution for video encoding because of its flexibility compared with the special purpose chip. The less hardware costs an algorithm requires, the better the algorithm is. The computational complexity, on-chip memory size requirement, the amount of data fetch and the data fetch times are used as the measurement of the encoding algorithms performance. Considering that, a large-scale-subsample (4:1 horizontally and vertically subsampling) hierarchical motion estimation algorithm (LSS-HME) is proposed. It can be implemented with less hardware resources. In order to improve the estimation performance the relativity of the motion vector field is exploited. The peak signal-to-noise ratio (PSNR) degradation of the reconstructed image is limited to about 0.1 dB compared with the full search (FS) algorithm. By using the simple motion estimation algorithm described, MPEG-2 MP@ML or even higher layers can be implemented on the mainstream video signal processor with quite good performance
  • Keywords
    digital signal processing chips; image reconstruction; image sampling; motion estimation; reduced instruction set computing; video coding; DSP; MPEG-2 MP@ML; PSNR degradation; computational complexity; digital signal processor; encoding algorithms performance; full search algorithm; hierarchical motion estimation algorithms; horizontal subsampling; large scale subsample; low hardware costs; motion vector field; on-chip memory size; peak signal-to-noise ratio; performance; programmable RISC processor; reconstructed image; vertical subsampling; video encoding; video signal processor; Computational complexity; Costs; Digital signal processing chips; Digital signal processors; Encoding; Hardware; Motion estimation; PSNR; Signal processing; Signal processing algorithms;
  • fLanguage
    English
  • Journal_Title
    Consumer Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0098-3063
  • Type

    jour

  • DOI
    10.1109/30.663738
  • Filename
    663738