DocumentCode
1409486
Title
Clock Line Considerations for an SFQ Large Scale Reconfigurable Data Paths Processor
Author
Kataeva, Irina ; Akaike, Hiroyuki ; Fujimaki, Akira ; Yoshikawa, Nobuyuki ; Nagasawa, Shuichi ; Takagi, Naofumi
Author_Institution
Dept. of Quantum Eng., Nagoya Univ., Nagoya, Japan
Volume
21
Issue
3
fYear
2011
fDate
6/1/2011 12:00:00 AM
Firstpage
809
Lastpage
813
Abstract
We have estimated jitter accumulated in data and clock lines of an SFQ Reconfigurable Data Paths processor and its impact on the operating frequency and identified critical components. In order to prevent performance degradation, we have proposed to divide the processor in several parts clocked separately by an external jitter-free system clock. FIFO buffers and clock controllers inserted between the processor stages are used to synchronize each stage with the next one and as a result the accumulation of jitter is limited to one stage of the processor only. Two versions of a synchronization scheme prototype have been designed for both ISTEC-SRL standard 2.5 kA/cm2 and advanced 10 kA/cm2 processes and successfully tested at high speed.
Keywords
buffer circuits; microprocessor chips; superconducting processor circuits; synchronisation; timing circuits; timing jitter; FIFO buffers; ISTEC-SRL standard; SFQ large scale reconfigurable data path processor; clock controllers; clock line considerations; external jitter-free system clock; synchronization scheme prototype; Clocks; Degradation; Jitter; Josephson junctions; Process control; Prototypes; Synchronization; FIFO buffer; RSFQ; jitter; operand routing network; reconfigurable data paths processor;
fLanguage
English
Journal_Title
Applied Superconductivity, IEEE Transactions on
Publisher
ieee
ISSN
1051-8223
Type
jour
DOI
10.1109/TASC.2010.2092402
Filename
5672798
Link To Document