DocumentCode
1463665
Title
Device scaling limits of Si MOSFETs and their application dependencies
Author
Frank, David J. ; Dennard, Robert H. ; Nowak, Edward ; Solomon, Paul M. ; Taur, Yuan ; Wong, Hon-Sum Philip
Author_Institution
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume
89
Issue
3
fYear
2001
fDate
3/1/2001 12:00:00 AM
Firstpage
259
Lastpage
288
Abstract
This paper presents the current state of understanding of the factors that limit the continued scaling of Si complementary metal-oxide-semiconductor (CMOS) technology and provides an analysis of the ways in which application-related considerations enter into the determination of these limits. The physical origins of these limits are primarily in the tunneling currents, which leak through the various barriers in a MOS field-effect transistor (MOSFET) when it becomes very small, and in the thermally generated subthreshold currents. The dependence of these leakages on MOSFET geometry and structure is discussed along with design criteria for minimizing short-channel effects and other issues related to scaling. Scaling limits due to these leakage currents arise from application constraints related to power consumption and circuit functionality. We describe how these constraints work out for some of the most important application classes: dynamic random access memory (DRAM), static random access memory (SRAM), low-power portable devices, and moderate and high-performance CMOS logic. As a summary, we provide a table of our estimates of the scaling limits for various applications and device types. The end result is that there is no single end point for scaling, but that instead there are many end points, each optimally adapted to its particular applications
Keywords
CMOS digital integrated circuits; MOSFET; elemental semiconductors; integrated circuit design; integrated circuit reliability; leakage currents; low-power electronics; silicon; tunnelling; CMOS; MOSFET geometry; MOSFETs; Si; application constraints; application dependencies; circuit functionality; design criteria; device scaling limits; dynamic random access memory; end points; leakage currents; low-power portable devices; power consumption; short-channel effects; static random access memory; thermally generated subthreshold currents; tunneling currents; CMOS technology; Circuits; Energy consumption; FETs; Geometry; Leakage current; MOSFETs; Random access memory; Subthreshold current; Tunneling;
fLanguage
English
Journal_Title
Proceedings of the IEEE
Publisher
ieee
ISSN
0018-9219
Type
jour
DOI
10.1109/5.915374
Filename
915374
Link To Document