DocumentCode
15722
Title
Design of Logic Gates and Flip-Flops in High-Performance FinFET Technology
Author
Bhoj, Ajay N. ; Jha, Niraj K.
Author_Institution
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
Volume
21
Issue
11
fYear
2013
fDate
Nov. 2013
Firstpage
1975
Lastpage
1988
Abstract
With the emergence of nonplanar CMOS devices at the 22-nm node and beyond, it is highly likely that multigate device adoption will occur in a high-performance process technology, owing to the increased performance and area benefits. In this paper, for the first time, we evaluate symmetric (Symm-ΦG) and asymmetric (Asymm-ΦG) gate-workfunction FinFETs head to head in a high-performance process, using technology computer-aided design 3-D device simulations. We demonstrate that Asymm-ΦG shorted-gate (a-SG) n/p-FinFETs, which use both workfunctions corresponding to typical high-performance metal-gate n/p-FinFETs, are promising, as they can yield over two orders of magnitude lower leakage without excessive degradation in ON-state current, in comparison to Symm- ΦG shorted-gate (SG) FinFETs, placing them in a better position than back-gate biased independent-gate (IG) FinFETs for leakage reduction. Thereafter, we explore the design space of FinFET logic gates, latches, and flip-flops, for optimal tradeoffs in leakage versus delay and temperature, using mixed-mode 2-D device simulations. Elementary logic gates (such as INV, NAND2, NOR2, XOR2, and XNOR2) using Asymm-ΦG SG-mode FinFETs appear to be located optimally in the leakage-delay spectrum, in comparison to the most versatile configurations possible by mixing corresponding Symm-ΦG SG- and IG-mode FinFETs. Latches and flip-flops, however, require an astute combination of Symm-ΦG and Asymm-ΦG FinFETs to optimize leakage, delay, and setup time simultaneously.
Keywords
CMOS logic circuits; flip-flops; logic design; logic gates; technology CAD (electronics); work function; FinFET logic gates; FinFET technology; asymmetric gate-workfunction FinFET; design space; elementary logic gates; flip-flop design; leakage delay spectrum; logic design; mixed-mode 2D device simulations; nonplanar CMOS devices; size 22 mm; technology computer-aided design 3D device simulations; Computational modeling; Electric potential; Electrostatics; FinFETs; Latches; Logic gates; Solid modeling; Device simulation; FinFETs; flip-flops; leakage power; logic gate; multigate device;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2012.2227850
Filename
6414664
Link To Document