DocumentCode
1649114
Title
Simultaneous Power and Thermal Integrity Driven Via Stapling in 3D ICs
Author
Yu, Hao ; Ho, Joanna ; He, Lei
Author_Institution
EE Dept., California Univ., Los Angeles, CA
fYear
2006
Firstpage
802
Lastpage
808
Abstract
The existing work on via-stapling in 3D integrated circuits optimizes power and thermal integrity separately and uses steady-state thermal analysis. This paper presents the first in-depth study on simultaneous power and thermal integrity driven via-stapling in 3D design. The transient temperature and supply voltage violations are calculated by a structured and parameterized model reduction, which also generates parameterized temperature and voltage violation sensitivities with respect to the via pattern and density. Using parameterized sensitivities, an efficient yet effective greedy optimization is presented to optimize power and thermal integrity simultaneously. Experiments with two active device layers show that compared to sequential power and thermal optimization using steady-state thermal analysis, sequential optimization using transient thermal analysis reduces non-signal vias by on average 11.5%, and simultaneous optimization using transient thermal analysis reduces non-signal vias by on average 34%. The via reduction would be higher for the 3D design with more device layers
Keywords
circuit optimisation; integrated circuits; network analysis; thermal analysis; 3D integrated circuits; parameterized model reduction; parameterized temperature violation; power integrity; steady-state thermal analysis; structured model reduction; thermal integrity; voltage violation; Algorithm design and analysis; Integrated circuit modeling; Land surface temperature; Packaging; Power system modeling; Stacking; Temperature sensors; Thermal management; Transient analysis; Voltage; Structured and Parameterized Model Order Reduction; Thermal Modeling and Management;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location
San Jose, CA
ISSN
1092-3152
Print_ISBN
1-59593-389-1
Electronic_ISBN
1092-3152
Type
conf
DOI
10.1109/ICCAD.2006.320123
Filename
4110125
Link To Document