• DocumentCode
    1679739
  • Title

    On path delay testing in a standard scan environment

  • Author

    Varma, P.

  • Author_Institution
    CrossCheck Technol. Inc., San Jose, CA
  • fYear
    34608
  • Firstpage
    164
  • Lastpage
    173
  • Abstract
    This paper discusses delay fault test generation methodologies that avoid the area and performance overhead of enhanced scan elements by the use of scan and functional justification techniques. Issues with the use of scan justification and functional justification in a standard edge-triggered single clock scan environment are discussed. A functional justification based path delay test generator for circuits designed using standard scan elements is described. This test generator uses a calculus that allows circuits containing internal tri-state elements and bi-directional ports to be supported. Clock suppression techniques are employed to minimize state justification requirements
  • Keywords
    automatic test equipment; automatic testing; boundary scan testing; clocks; logic testing; bi-directional ports; clock suppression; delay fault test generation; edge-triggered single clock; functional justification techniques; internal tri-state elements; path delay testing; scan justification; standard scan environment; Automatic test pattern generation; Bidirectional control; Calculus; Circuit faults; Circuit testing; Clocks; Delay; Performance evaluation; System testing; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Conference, 1994. Proceedings., International
  • Conference_Location
    Washington, DC
  • ISSN
    1089-3539
  • Print_ISBN
    0-7803-2103-0
  • Type

    conf

  • DOI
    10.1109/TEST.1994.527947
  • Filename
    527947