• DocumentCode
    1758819
  • Title

    Assessment of a Low-Power 65 nm CMOS Technology for Analog Front-End Design

  • Author

    Manghisoni, Massimo ; Gaioni, L. ; Ratti, Lodovico ; Re, V. ; Traversi, Gianluca

  • Author_Institution
    Dipt. di Ing., Univ. di Bergamo, Dalmine, Italy
  • Volume
    61
  • Issue
    1
  • fYear
    2014
  • fDate
    Feb. 2014
  • Firstpage
    553
  • Lastpage
    560
  • Abstract
    This work is concerned with the study of the analog properties of MOSFET devices belonging to a 65 nm CMOS technology with emphasis on intrinsic voltage gain and noise performance. This node appears to be a robust and promising solution to cope with the unprecedented requirements set by silicon vertex trackers in experiments upgrades and future colliders as well as by imaging detectors at light sources and free electron lasers. In this scaled-down technology, the impact of new dielectric materials and processing techniques on the analog behavior of MOSFETs has to be carefully evaluated. An inversion level design methodology has been adopted to analyze data obtained from device measurements and provide a powerful tool to establish design criteria for detector front-ends in this nanoscale CMOS process. A comparison with data coming from less scaled technologies, such as 90 nm and 130 nm nodes, is also provided and can be used to evaluate the resolution limits achievable for low-noise charge sensitive amplifiers in the 100 nm minimum feature size range.
  • Keywords
    CMOS integrated circuits; amplifiers; analogue circuits; low-power electronics; signal processing equipment; MOSFET device; analog front end design; design criteria; detector front end; dielectric materials; future collider; imaging detector; intrinsic voltage gain; low noise charge sensitive amplifier; low power CMOS technology; nanoscale CMOS process; noise performance; silicon vertex tracker; size 65 nm; CMOS integrated circuits; CMOS technology; Logic gates; MOSFET; Mathematical model; Noise; $1/f$ noise; CMOS; channel thermal noise; front-end; gate leakage current; intrinsic gain; inversion level;
  • fLanguage
    English
  • Journal_Title
    Nuclear Science, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9499
  • Type

    jour

  • DOI
    10.1109/TNS.2013.2295981
  • Filename
    6733426