• DocumentCode
    1780514
  • Title

    Efficient design of different forms of FIR filter

  • Author

    Bharti, Deepshikha ; Gupta, Kumari Nidhi

  • Author_Institution
    Dept. of Electron. Eng., Pondicherry Univ., Pondicherry, India
  • fYear
    2014
  • fDate
    10-12 April 2014
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    Although a number of efficient and high-level design algorithms have been put forward for the realization of FIR filter using the least number of arithmetic operations, but they do not take into account the low-level implementation issues which can exactly make a difference to the area and delay in designing of FIR filter. In this paper, at first, we have presented the delay efficient addition and multiplication architectures that are used in designing of the filter operation. Here We have used an algorithm for the multiplication that reduces the bit width and then an efficient parallel adder is been used that implements the two form of FIR filter with very less amount of delay considering the cost of each operation too. The paper presents two different types of FIR filter with 8 and 16 tap among which one of the form is good for the speed and the other is good for the area.
  • Keywords
    FIR filters; VLSI; adders; digital signal processing chips; logic design; DSP; FIR filter design; VLSI design; parallel adder; parallel multiplier; Adders; Algorithm design and analysis; Band-pass filters; Delays; Finite impulse response filters; Registers; DSP; FIR filter design; Parallel adder; Parallel multiplier; VLSI design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Recent Trends in Information Technology (ICRTIT), 2014 International Conference on
  • Conference_Location
    Chennai
  • Type

    conf

  • DOI
    10.1109/ICRTIT.2014.6996204
  • Filename
    6996204