DocumentCode
1817669
Title
Multi-frequency zero-jitter delay-locked loop
Author
Efendovich, Avner ; Afek, Yachin ; Sella, Coby ; Bikowsky, Zeev
Author_Institution
National Semiconductor Ltd., Herzlya, Israel
fYear
1993
fDate
9-12 May 1993
Abstract
The use of an all-digital phase locked loop (ADPLL) approach in a delay-locked loop circuit is described. This design is applied to a system with two processing units, a master central processing unit (CPU) and a slave system chip, that share the same bus. It allows maximum utilization of the bus, as the minimal skew between the clocks of the two components significantly reduces idle periods, and also set-up and hold times. Changes in the operating frequency are possible, without falling out of synchronization. Due to the special lead lag phase detector, the jitter of the clock is zero when the loop is locked, under any working conditions
Keywords
digital phase locked loops; all-digital phase locked loop; clock synchronisation; lead lag phase detector; master CPU; maximum bus utilisation; multifrequency; pseudo-PLL; slave system chip; two-processing unit system; zero-jitter delay-locked loop; Central Processing Unit; Circuits; Clocks; Delay; Detectors; Frequency synchronization; Jitter; Master-slave; Phase detection; Phase locked loops;
fLanguage
English
Publisher
ieee
Conference_Titel
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location
San Diego, CA
Print_ISBN
0-7803-0826-3
Type
conf
DOI
10.1109/CICC.1993.590786
Filename
590786
Link To Document