DocumentCode
1876115
Title
Verification of FPGA internal resources
Author
Gardel, Alfredo ; Bravo, Ignacio ; Lázaro, Jose L. ; Pérez, Beatriz ; Baliñas, Javier ; Hernández, Álvaro
Author_Institution
Electron. Dept., Univ. Alcala, Alcala de Henares, Spain
fYear
2009
fDate
26-28 Aug. 2009
Firstpage
137
Lastpage
141
Abstract
This paper presents the design of an evaluation system of an internal state of the FPGA (Field Programmable Gate Array). The system is divided in two parts, one part hardware and other software. The software part is based on the creation of various digital circuits to be implemented on a FUT (FPGA Under Test) and to be loaded on various test patterns to verify the operation of its various resources, and will be managed from a graphical interface created under CVI (C for Virtual Instrumentation). The hardware part consists of the creation of two boards that bear the resources to test and diagnosis. The first board contains an FPGA which will manage the test patterns and the results thereof, has been called Mother. The second board called FUT, will contain a FUT, and what will be on the test operation performed by the circuits previously created.
Keywords
automatic test pattern generation; design for testability; fault diagnosis; field programmable gate arrays; logic testing; CVI; FPGA internal resources; digital circuit testing; field programmable gate array; graphical interface; system verification; Application specific integrated circuits; Circuit faults; Circuit testing; Digital systems; Field programmable gate arrays; Hardware; Manufacturing; Proposals; Software testing; System testing; Field programmable gate arrays; component; physical errors; pin faults; system verification; testbench;
fLanguage
English
Publisher
ieee
Conference_Titel
Intelligent Signal Processing, 2009. WISP 2009. IEEE International Symposium on
Conference_Location
Budapest
Print_ISBN
978-1-4244-5057-2
Electronic_ISBN
978-1-4244-5059-6
Type
conf
DOI
10.1109/WISP.2009.5286572
Filename
5286572
Link To Document