• DocumentCode
    1959108
  • Title

    Parallel genetic algorithms for simulation-based sequential circuit test generation

  • Author

    Krishnaswamy, Dilip ; Hsiao, Michael S. ; Saxena, Vikiram ; Rudnick, Elizabeth M. ; Patel, Janak H. ; Banerjee, Prithviraj

  • Author_Institution
    Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
  • fYear
    1997
  • fDate
    4-7 Jan 1997
  • Firstpage
    475
  • Lastpage
    481
  • Abstract
    The problem of test generation belongs to the class of NP-complete problems and it is becoming more and more difficult as the complexity of VLSI circuits increases, and as long as execution times pose an additional problem. Parallel implementations can potentially provide significant speedups while retaining good quality results. In this paper, we present three parallel genetic algorithms for simulation-based sequential circuit test generation. Simulation-based test generators are more capable of handling the constraints of complex design features than deterministic test generators. The three parallel genetic algorithm implementations are portable and scalable over a wide range of distributed and shared memory MIMD machines. Significant speedups were obtained, and fault coverages were similar to and occasionally better than those obtained using a sequential genetic algorithm, due to the parallel search strategies adopted
  • Keywords
    VLSI; automatic test software; circuit analysis computing; computational complexity; genetic algorithms; integrated circuit testing; integrated logic circuits; logic testing; parallel algorithms; sequential circuits; NP-complete problems; VLSI circuits; distributed memory MIMD machines; fault coverage; parallel genetic algorithms; parallel search strategies; sequential circuit test generation; shared memory MIMD machines; simulation-based test generation; Circuit faults; Circuit simulation; Circuit testing; Contracts; Genetic algorithms; Logic testing; Object oriented modeling; Sequential analysis; Sequential circuits; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 1997. Proceedings., Tenth International Conference on
  • Conference_Location
    Hyderabad
  • ISSN
    1063-9667
  • Print_ISBN
    0-8186-7755-4
  • Type

    conf

  • DOI
    10.1109/ICVD.1997.568180
  • Filename
    568180