• DocumentCode
    1964170
  • Title

    A digital neurosynaptic core using embedded crossbar memory with 45pJ per spike in 45nm

  • Author

    Merolla, Paul ; Arthur, John ; Akopyan, Filipp ; Imam, Nabil ; Manohar, Rajit ; Modha, Dharmendra S.

  • Author_Institution
    IBM Res. - Almaden, San Jose, CA, USA
  • fYear
    2011
  • fDate
    19-21 Sept. 2011
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    The grand challenge of neuromorphic computation is to develop a flexible brain-like architecture capable of a wide array of real-time applications, while striving towards the ultra-low power consumption and compact size of the human brain-within the constraints of existing silicon and post-silicon technologies. To this end, we fabricated a key building block of a modular neuromorphic architecture, a neurosynaptic core, with 256 digital integrate-and-fire neurons and a 1024×256 bit SRAM crossbar memory for synapses using IBM´s 45nm SOI process. Our fully digital implementation is able to leverage favorable CMOS scaling trends, while ensuring one-to-one correspondence between hardware and software. In contrast to a conventional von Neumann architecture, our core tightly integrates computation (neurons) alongside memory (synapses), which allows us to implement efficient fan-out (communication) in a naturally parallel and event-driven manner, leading to ultra-low active power consumption of 45pJ/spike. The core is fully configurable in terms of neuron parameters, axon types, and synapse states and is thus amenable to a wide range of applications. As an example, we trained a restricted Boltzmann machine offline to perform a visual digit recognition task, and mapped the learned weights to our chip.
  • Keywords
    CMOS digital integrated circuits; SRAM chips; low-power electronics; neural chips; CMOS scaling trends; SRAM crossbar memory; axon types; digit recognition task; digital integrate-and-fire neurons; digital neurosynaptic core; embedded crossbar memory; modular neuromorphic architecture; neuron parameters; restricted Boltzmann machine; silicon-on-insulator; size 45 nm; synapse states; von Neumann architecture; Computational modeling; Computer architecture; Hardware; Nerve fibers; Neuromorphics; Software;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Custom Integrated Circuits Conference (CICC), 2011 IEEE
  • Conference_Location
    San Jose, CA
  • ISSN
    0886-5930
  • Print_ISBN
    978-1-4577-0222-8
  • Type

    conf

  • DOI
    10.1109/CICC.2011.6055294
  • Filename
    6055294