• DocumentCode
    1968192
  • Title

    A real time video processing framework for hardware realization of neighborhood operations with FPGAs

  • Author

    Holzer, Markus ; Schumacher, Frank ; Flores, Ivan ; Greiner, Thomas ; Rosenstiel, Wolfgang

  • Author_Institution
    MERSES* - Center for Appl. Res., Pforzheim Univ., Pforzheim, Germany
  • fYear
    2011
  • fDate
    19-20 April 2011
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In this work we present a real time video processing framework, which can handle high data throughput rates. Contrary to common digital hardware realizations which use several image line long shift register pipelines for direct calculation of 2D neighborhood operations, we suggest an efficient cyclic image line storage structure by using dual port block RAM buffers, which are available in recent FPGAs. Therefore, our approach does not occupy a huge amount of valuable logic resources in the FPGA for shift registers based data storage and achieves a high data throughput by parallel video data processing paths. With this memory structure we realize - already principally proposed in a previous work - a new hardware architecture of the basic morphological image processing operations erosion and dilation as building blocks. With these building blocks, which are hardware occupation and maximum clock frequency efficient, we also implemented the combined morphological operations opening and closing, which are commonly used for image enhancement like noise reduction and object contour smoothing.
  • Keywords
    computer architecture; field programmable gate arrays; random-access storage; video signal processing; 2D neighborhood operation; FPGA; cyclic image line storage structure; data storage; dual port block RAM buffer; image enhancement; morphological image processing operation dilation; morphological image processing operation erosion; parallel video data processing path; real time video processing; Field programmable gate arrays; Hardware; Morphological operations; Pixel; Random access memory; Shift registers; Streaming media; FPGA; morphological operations; neighborhood operations; real time; video processing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Radioelektronika (RADIOELEKTRONIKA), 2011 21st International Conference
  • Conference_Location
    Brno
  • Print_ISBN
    978-1-61284-325-4
  • Type

    conf

  • DOI
    10.1109/RADIOELEK.2011.5936393
  • Filename
    5936393