DocumentCode
2014332
Title
A new modeling method for vector processor pipeline using queueing network
Author
Qiu, Tie ; Wang, Lei ; Guo, He ; Liu, Xiaoyan ; Feng, Lin ; Shu, Lei
Author_Institution
Sch. of Software, Dalian Univ. of Technol., Dalian, China
fYear
2010
fDate
25-27 Aug. 2010
Firstpage
1
Lastpage
6
Abstract
Embedded vector processor is a kind of high-performance parallel processor. Pipeline design is a key technology in embedded vector microprocessors. This paper proposes a new modeling method for vector processor pipeline using open queueing network by instruction set feature of vector processor. According to instruction set distribution of vector processor in the practical projects and owing in the pipeline modeling, the model of pipeline queueing network is analyzed. Total delay and mean delay are computed in every path. A better solution of pipeline is put forward as a result of delay data. Serving time of server nodes is averaged by partitioning for pipeline modeling and adding processing nodes in executing model. In conclusion, the delay data before and after improvement pipeline scheme are analyzed: the delay distributing of improvement scheme is almost equality and choke points with long delay and unequal are avoided.
Keywords
integrated circuit modelling; pipeline processing; queueing theory; vector processor systems; embedded vector microprocessor; modeling method; parallel processor; pipeline design; queueing network; server nodes; vector processor pipeline; Analytical models; Computational modeling; Computer architecture; Delay; Pipelines; Queueing analysis; Vector processors; Delay; Pipeline Modeling; Queueing network; Vector Processor;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications and Networking in China (CHINACOM), 2010 5th International ICST Conference on
Conference_Location
Beijing
Print_ISBN
973-963-9799-97-4
Type
conf
Filename
5684753
Link To Document