• DocumentCode
    2102089
  • Title

    A compensation technique for SAR ADC comparator noise

  • Author

    Xiao Liu ; Dehollain, Catherine

  • Author_Institution
    Radio Freq. Integrated Circuit Group (RFIC), Ecole Polytech. Fed. de Lausanne (EPFL), Lausanne, Switzerland
  • fYear
    2013
  • fDate
    8-11 Dec. 2013
  • Firstpage
    145
  • Lastpage
    148
  • Abstract
    This paper proposes a new way to compensate comparator errors in successive approximation analog-to-digital convertor (SAR ADC). The method adds negatively biased capacitance to traditional binary-scaled compensation, increasing ADC accuracy by up to 20%. A novel digital-to-analog convertor (DAC) structure is introduced to further increase its efficiency, which reduces total capacitance by 80%. According to mathematical and Cadence simulation, the proposed method provides an efficient trade-off between accuracy and conversion speed.
  • Keywords
    analogue-digital conversion; comparators (circuits); error compensation; SAR ADC comparator noise; analog-digital convertor; binary scaled compensation; compensation technique; negatively biased capacitance; successive approximation register; Accuracy; Approximation methods; Capacitance; Capacitors; Mathematical model; Signal to noise ratio;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
  • Conference_Location
    Abu Dhabi
  • Type

    conf

  • DOI
    10.1109/ICECS.2013.6815375
  • Filename
    6815375