DocumentCode
2155779
Title
Fast substrate noise driven floorplanning for mixed-signal circuits considering symmetry constraints
Author
Liu, Jiayi ; Dong, Sheqin ; Hong, Xianlong
Author_Institution
EDA Lab., Tsinghua Univ., Beijing, China
fYear
2008
fDate
20-23 Oct. 2008
Firstpage
2337
Lastpage
2340
Abstract
With the continuous increase of chip complexity and blocks density, the conventional substrate noise optimization tools which are based on some substrate noise models will consume a period of unbearable time. Further more, all the tools only aim at decreasing the total noise but ignore the specific constraints of analog parts such as symmetry constraint. In this paper, we first prove the effectiveness of Block Preference Directed Graph (BPDG) to decrease both noise sum of all analog blocks and noise gradient on symmetrical blocks. Then we implement the concept of BPDG with Corner Block List (CBL), with which the noise estimation process can be finished in linear time. Finally, the experimental results prove that both the time and the quality of final placement can be greatly improved by our method.
Keywords
directed graphs; integrated circuit layout; integrated circuit noise; mixed analogue-digital integrated circuits; analog blocks; block preference directed graph; corner block list; fast substrate noise driven floorplanning; mixed-signal circuits; noise estimation; noise gradient; symmetrical blocks; symmetry constraints; Circuit noise; Circuit optimization; Constraint optimization; Costs; Electric resistance; Electronic design automation and methodology; Manufacturing; Noise reduction; Radio frequency; Surface resistance;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location
Beijing
Print_ISBN
978-1-4244-2185-5
Electronic_ISBN
978-1-4244-2186-2
Type
conf
DOI
10.1109/ICSICT.2008.4735048
Filename
4735048
Link To Document