DocumentCode
2220201
Title
Dynamically optimized synchronous communication for low power system on chip designs
Author
Chandra, Vikas ; Carpenter, Gary ; Burns, Jeff
Author_Institution
Dept. of ECE, Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear
2003
fDate
13-15 Oct. 2003
Firstpage
134
Lastpage
139
Abstract
It is becoming necessary to have finer granularity and control of clock domains in system-on-chip (SoC) designs for various reasons, power consumption being the primary consideration. We have developed a mechanism to support frequency islands at the subsystem level. We describe a scheme for interconnecting and allowing synchronous communication between subsystems operating in different clock domains over a common synchronous bus interface. Our scheme provides a method to dynamically adjust the operating frequency of the source, target and the interconnecting bus during the synchronous communication while leaving other subsystems at their preferred operating frequencies. This scheme has a small overhead and results in significant power savings without a significant performance impact. When the bus utilization is less than 60%, our scheme results in an energy savings of 32-42%.
Keywords
logic design; power consumption; power supply circuits; system buses; system-on-chip; SoC; dynamically optimized synchronous communication; power consumption; synchronous bus interface; system-on-chip; Clocks; Communication system control; Control systems; Design optimization; Energy consumption; Frequency; Power system dynamics; Power system interconnection; Power systems; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN
1063-6404
Print_ISBN
0-7695-2025-1
Type
conf
DOI
10.1109/ICCD.2003.1240885
Filename
1240885
Link To Document