DocumentCode
2233168
Title
Verification of electronic systems
Author
Sangiovanni-Vincentelli, Alberto L. ; McGeer, Patrick C. ; Saldanha, Alexander
Author_Institution
California Univ., Berkeley, CA, USA
fYear
1996
fDate
3-7 Jun, 1996
Firstpage
106
Lastpage
111
Abstract
The complexity of electronic systems is rapidly reaching a point where it will be impossible to verify correctness of the design without introducing a verification-aware discipline in the design process. Even though computers and design tools have made important advances, the use of these tools in the commonly practised design methodology is not enough to address the design correctness problem since verification is almost always an after-thought in the mind of the designer. A design methodology should on one hand put to good use all techniques and methods developed thus far for verification, from formal verification to simulation, from visualization to timing analysis, but should also have specific conceptual devices for dealing with correctness in the face of complexity. This paper is organized as follows: we review the available verification tools. Formalization is investigated in several contexts. Abstraction is presented with a set of examples. Decomposition is introduced. Finally a design methodology that includes all these aspects is proposed
Keywords
formal verification; logic CAD; logic testing; design methodology; design tools; electronic systems; formal verification; timing analysis; verification; verification tools; visualization; Analytical models; Circuit simulation; Computational modeling; Design automation; Design methodology; Formal verification; Laboratories; Permission; Process design; Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference Proceedings 1996, 33rd
Conference_Location
Las Vegas, NV
ISSN
0738-100X
Print_ISBN
0-7803-3294-6
Type
conf
DOI
10.1109/DAC.1996.545555
Filename
545555
Link To Document