DocumentCode
228440
Title
Design and implementation of low power Advanced Encryption Standard S-Box using pass transistor XOR-AND logic
Author
Anitha Christy, M. ; Sridevi Sathya Priya, S. ; Siva Mangai, N.M. ; Karthigaikumar, P.
Author_Institution
Dept. of ECE, Karunya Univ., Coimbatore, India
fYear
2014
fDate
13-14 Feb. 2014
Firstpage
1
Lastpage
7
Abstract
Advanced Encryption Standard (AES) is the one of the successful algorithm in the cryptography. AES S-Box with minimal power consumption gives a typical challenge in today´s research environment. In AES, S-Box consume more power when compare to the other AES operation. S-Box is implemented using the composite field which has the different arithmetic properties. In S-box, Algebraic Normal Form (ANF) is used to convert the composite field AES S-Box into the logic expression. Expressions involved in s-box are optimized by using pass transistor XOR-AND gates which leads to solve the complexity of the composite field pipelining architecture like power, area. This helps to reduce the dynamic power consumption. The design is implemented using the cadence Schematic Editor. The proposed methodology gives the low power as 3.996nW.
Keywords
cryptography; field effect transistors; logic gates; low-power electronics; AES S-Box; ANF; XOR-AND gates; XOR-AND logic; algebraic normal form; arithmetic properties; cadence Schematic Editor; composite field pipelining architecture; dynamic power consumption; logic expression; low power advanced encryption standard S-Box; pass transistor; power 3.996 nW; Encryption; Logic gates; Schedules; Standards; ANF; Advanced Encryption Standards(AES); Composite field algorithm; S-Box; low power; passtransistor;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location
Coimbatore
Print_ISBN
978-1-4799-2321-2
Type
conf
DOI
10.1109/ECS.2014.6892616
Filename
6892616
Link To Document