DocumentCode
2394004
Title
Comparative Analysis of Low Power Multiplier Architectures
Author
Tang, Alvin Joseph J ; Reyes, Joy Alinda
Author_Institution
Electr. & Electron. Eng. Inst., Univ. of the Philippines-Diliman, Diliman, Philippines
fYear
2011
fDate
24-26 May 2011
Firstpage
270
Lastpage
274
Abstract
This paper presents a comparative analysis of four different multiplier architectures. The four multipliers include the array multiplier, a bypass multiplier with tree structure, a multiplier with 2-d bypass, and a bypass multiplier using improved column bypassing schemes. The multipliers a reimplemented in 90nm CMOS technology. The architectures are compared in terms of critical path delay, power dissipation and area in terms of transistor count. The multipliers perform worse compared to the array multiplier in terms of power due to the scaling effects on leakage current. Each of the three multipliers has its own trade-offs between power and delay.
Keywords
CMOS logic circuits; leakage currents; logic arrays; low-power electronics; multiplying circuits; CMOS technology; array multiplier; bypass multiplier; comparative analysis; critical path delay; improved column bypassing schemes; low power multiplier architecture; power dissipation; size 90 nm; transistor count; tree structure; Adders; Arrays; Delay; Multiplexing; Power dissipation; Transistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Modelling Symposium (AMS), 2011 Fifth Asia
Conference_Location
Kuala Lumpur
Print_ISBN
978-1-4577-0193-1
Type
conf
DOI
10.1109/AMS.2011.57
Filename
5961304
Link To Document