DocumentCode
2434064
Title
Pathfinding: A design methodology for fast exploration and optimisation of 3D-stacked integrated circuits
Author
Milojevic, A. Dragomir ; Radojcic, B. Riko ; Carpenter, C. Roger ; Marchal, D. Pol
Author_Institution
BEAMS, ULB, Brussels, Belgium
fYear
2009
fDate
5-7 Oct. 2009
Firstpage
118
Lastpage
123
Abstract
This paper introduces new design methodology and the corresponding EDA tool chain enabling fast design space exploration and high fidelity of results for emerging heterogeneous 3D-stacked integrated circuits. The proposed framework allows designers to easily trade-off between different system level design choices (e.g. functional partitioning), physical design options (e.g. packaging strategies) and/or technology options (e.g. different technology nodes) and understand their impact on typical design parameters such as cost, performance and power. We demonstrate the proposed framework using existing MPSoC for video coding applications. The system is virtually prototyped as traditional 2D and then 3D design. For a 3D version we place the off-chip DRAM memory on the top of the processing die, and consider different packaging options. For different implementation scenarios we quantify typical design parameters showing the benefits of the 3D integration.
Keywords
DRAM chips; electronic design automation; integrated circuit design; integrated circuit packaging; multiprocessing systems; system-on-chip; video coding; virtual prototyping; 3D-stacked integrated circuit; EDA tool; MPSoC; Pathfinding; design methodology; design space exploration; high-level synthesis; off-chip DRAM memory; packaging; system level design; video coding; virtual prototyping; Cost function; Design methodology; Design optimization; Electronic design automation and methodology; Integrated circuit packaging; Integrated circuit technology; Space exploration; Space technology; System-level design; Video coding; 3D-Stacked Integrated Circuits; High-Level Synthesis; Virtual Prototyping;
fLanguage
English
Publisher
ieee
Conference_Titel
System-on-Chip, 2009. SOC 2009. International Symposium on
Conference_Location
Tampere
Print_ISBN
978-1-4244-4465-6
Electronic_ISBN
978-1-4244-4467-0
Type
conf
DOI
10.1109/SOCC.2009.5335663
Filename
5335663
Link To Document