• DocumentCode
    2454087
  • Title

    Structured Interleavers and Decoder Architectures for Zigzag Codes

  • Author

    Bhatt, Tejas ; Stolpman, Victor

  • Author_Institution
    Nokia Inc., Irving, TX
  • fYear
    2006
  • fDate
    Oct. 29 2006-Nov. 1 2006
  • Firstpage
    99
  • Lastpage
    104
  • Abstract
    We propose structured interleaver design for parallel concatenated Zigzag codes. While the proposed design performs as good as or better than random interleavers for various block-sizes, it improves the error floor of the Zigzag codes and offers a lot of parallelism suitable for high data-rate applications. The interleaver can be specified with only a few parameters and can be efficiently implemented in both hardware and software. We also evaluate semi-parallel Zigzag decoder architecture that exploits the parallelism of the proposed interleavers to improve the throughput. We also evaluate the performance of an efficient decoding schedule for semi-parallel Zigzag decoder that provides better throughput and performance trade-offs compared to the fully parallel and serial decoder schedule. The proposed interleaver scheme and architecture are suitable for high throughput Ultra Wideband communications that demand data-rates up to several hundred mbps.
  • Keywords
    interleaved codes; parity check codes; LDPC codes; decoder architectures; parallel concatenated Zigzag codes; structured interleavers; Application software; Computer architecture; Concatenated codes; Floors; Forward error correction; Hardware; Iterative decoding; Parity check codes; Throughput; USA Councils; Interleaver; LDPC Decoder; Zigzag Code;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signals, Systems and Computers, 2006. ACSSC '06. Fortieth Asilomar Conference on
  • Conference_Location
    Pacific Grove, CA
  • ISSN
    1058-6393
  • Print_ISBN
    1-4244-0784-2
  • Electronic_ISBN
    1058-6393
  • Type

    conf

  • DOI
    10.1109/ACSSC.2006.356592
  • Filename
    4176521