• DocumentCode
    2632865
  • Title

    Rethinking thermal via planning with timing-power-temperature dependence for 3D ICs

  • Author

    Wang, Kan ; Ma, Yuchun ; Dong, Sheqin ; Wang, Yu ; Hong, Xianlong ; Cong, Jason

  • Author_Institution
    Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
  • fYear
    2011
  • fDate
    25-28 Jan. 2011
  • Firstpage
    261
  • Lastpage
    266
  • Abstract
    Due to the increased power density and lower thermal conductivity, 3D is faced with heat dissipation and temperature problem seriously. Previous researches show that leakage power and delay are both relevant to temperature. The timing-power-temperature dependence will potentially negate the performance improvement of 3D designs. TSV (Through-Silicon-Vias) has been shown as an effective way to help heat removal, but they create routing congestions. Therefore, how to reach the trade-off between temperature, via number and delay is required to be solved. Different from previous works on TSV planning which ignored the effects of leakage power, in this paper, we integrate temperature-leakage-timing dependence into thermal via planning of 3D ICs. A weighted via insertion approach, considering both performance and heat dissipation with resource constraint, is proposed to achieve the best balance among delay, via number and temperature. Experiment results show that, with leakage power and resource constraint considered the temperature and via number required can be quite different, and weighted TSV insertion approach can improve thermal via number, by about 5.6%.
  • Keywords
    cooling; leakage currents; thermal conductivity; thermal management (packaging); three-dimensional integrated circuits; 3D IC; 3D designs; TSV insertion approach; TSV planning; heat dissipation; heat removal; leakage delay; leakage power; performance improvement; power density; resource constraint; routing congestions; temperature-leakage-timing dependence; thermal conductivity; thermal via number; thermal via planning; through-silicon-vias; timing-power-temperature dependence; via insertion approach; Delay; Heating; Planning; Temperature dependence; Three dimensional displays; Through-silicon vias; Tiles;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
  • Conference_Location
    Yokohama
  • ISSN
    2153-6961
  • Print_ISBN
    978-1-4244-7515-5
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2011.5722195
  • Filename
    5722195