DocumentCode
2646021
Title
Verification by simulation comparison using interface synthesis
Author
Hansen, Cordula ; Kunzmann, Arno ; Rosenstiel, Wolfgang
Author_Institution
FZI, Karlsruhe, Germany
fYear
1998
fDate
23-26 Feb 1998
Firstpage
436
Lastpage
443
Abstract
One of the main tasks within the high-level synthesis (HLS) process is the verification problem to prove automatically the correctness of the synthesis results. Currently, the results are usually checked by simulation. In consequence, both the behavioral specification and the HLS results have to be simulated by the same set of test vectors. Due to the HLS and the inherent changes in the cycle-by-cycle behaviour, the synthesis results require an adaption of the initial test vector set. This reduces the advantage gained by using the automated HLS process. In order to decrease these simulation efforts, in this paper a new method is presented that enables the usage of the same simulation vectors at both abstraction levels and the execution of an automated simulation comparison
Keywords
formal verification; hardware description languages; high level synthesis; algorithmic VHDL specification; automated simulation comparison; behavioral specification; high-level synthesis process; interface synthesis; simulation vectors; test vector set; verification problem; Algorithm design and analysis; Analytical models; Boundary conditions; Circuit simulation; Circuit synthesis; Hardware; High level synthesis; Registers; Specification languages; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location
Paris
Print_ISBN
0-8186-8359-7
Type
conf
DOI
10.1109/DATE.1998.655894
Filename
655894
Link To Document