• DocumentCode
    2669531
  • Title

    Area and performance study of FinFET with detailed parasitic capacitance analysis in 16nm process node

  • Author

    Okagaki, T. ; Shibutani, K. ; Matsushita, H. ; Ojiro, H. ; Morimoto, M. ; Tsukamoto, Y. ; Nii, K. ; Onozawa, K.

  • Author_Institution
    Renesas Electron. Corp., Tokyo, Japan
  • fYear
    2015
  • fDate
    23-26 March 2015
  • Firstpage
    141
  • Lastpage
    144
  • Abstract
    An area effective delay cell can be achieved in FinFET device with effective utilization of its parasitic capacitance, even though it is considered as disadvantage. We confirmed that parasitic capacitance of local interconnect can be a benefit for a delay cell because it is easy to increase delay time with simple layout modification only. Moreover, small number of delay cell can reduce a leakage current in a chip.
  • Keywords
    MOSFET; capacitance; delay circuits; integrated logic circuits; FinFET device; area effective delay cell; chip leakage current; local interconnect; parasitic capacitance analysis; size 16 nm; Capacitance; Facsimile; Logic gates;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronic Test Structures (ICMTS), 2015 International Conference on
  • Conference_Location
    Tempe, AZ
  • ISSN
    1071-9032
  • Print_ISBN
    978-1-4799-8302-5
  • Type

    conf

  • DOI
    10.1109/ICMTS.2015.7106125
  • Filename
    7106125