• DocumentCode
    2671572
  • Title

    Inversion/Division in Galois Field Using Multiple-Valued Logic

  • Author

    Abu-Khader, Nabil ; Siy, Pepe

  • Author_Institution
    Electr. & Comput. Eng. Dept., Wayne State Univ., Detroit, MI
  • fYear
    2007
  • fDate
    13-16 May 2007
  • Firstpage
    16
  • Lastpage
    16
  • Abstract
    In this paper, we present a pipelined inversion/division circuit in Galois field using AB circuit technique (where both A and B are elements in the finite field). We use composite Galois fields in a multiple-valued logic (MVL) approach to minimize the inversion/division circuit needed for binary Galois fields. The overall design, which connects basic cells in a systolic manner, thereby making effective use of pipelining, is shown. The fact that less literals are used speeds up the calculation operation. Also, our circuit shows a significant amount of savings in both transistor count and connections, which is so important in VLSI.
  • Keywords
    Galois fields; multivalued logic circuits; Galois field; VLSI; inversion/division circuit; multiple-valued logic; Circuit simulation; Computational modeling; Computer architecture; Cryptography; Error correction codes; Galois fields; Logic circuits; Pipeline processing; Polynomials; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Multiple-Valued Logic, 2007. ISMVL 2007. 37th International Symposium on
  • Conference_Location
    Oslo
  • ISSN
    0195-623X
  • Print_ISBN
    0-7695-2831-7
  • Type

    conf

  • DOI
    10.1109/ISMVL.2007.29
  • Filename
    4215939