• DocumentCode
    2671595
  • Title

    Exploiting on-chip inductance in high speed clock distribution networks

  • Author

    Ismail, Yehea I. ; Friedman, Eby G. ; Neves, Jose L.

  • Author_Institution
    Northwestern Univ., Evanston, IL, USA
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    643
  • Lastpage
    652
  • Abstract
    On-chip inductance effects can be used to improve the performance of high speed integrated circuits. Specifically, inductance can improve the signal slew rate (the rise time), virtually eliminate short-circuit power consumption, and reduce the area of the active devices and repeaters inserted to optimize the performance of long interconnects. These positive effects suggest the development of design strategies that benefit from on-chip inductance. An example of an industrial clock distribution network is presented to illustrate the process in which inductance can be used to improve the performance of high speed integrated circuits
  • Keywords
    high-speed integrated circuits; inductance; power consumption; clock distribution networks; high speed integrated circuits; on-chip inductance; performance; short-circuit power consumption; signal slew rat; Attenuation; Clocks; Energy consumption; Frequency; High speed integrated circuits; Inductance; Integrated circuit noise; Intelligent networks; Network-on-a-chip; Repeaters;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
  • Conference_Location
    Lafayette, LA
  • ISSN
    1520-6130
  • Print_ISBN
    0-7803-6488-0
  • Type

    conf

  • DOI
    10.1109/SIPS.2000.886762
  • Filename
    886762