DocumentCode
2728397
Title
Memory Access Patterns for the Analysis of MPSoCs
Author
Schliecker, Simon ; Ivers, Matthias ; Ernst, Rolf
Author_Institution
Inst. for Comput. & Commun. Network Eng., Tech. Univ. of Braunschweig
fYear
2006
fDate
38869
Firstpage
249
Lastpage
252
Abstract
Unlike distributed systems, multiprocessor systems-on-chip often cannot integrate all memory needed for high performance applications within each processor. Hence, accesses to instruction and data memory use the same communication infrastructure as communication between processes. In this paper, we give an overview on an approach to analyze system timing in the presence of memory and coprocessor accesses in MpSoC systems and present a method to derive safe bounds on the traffic generated by tasks as well as resources with multiple tasks mapped to it
Keywords
coprocessors; digital storage; multiprocessing systems; system-on-chip; MPSoC; memory access patterns; multiprocessor systems-on-chip; system timing; Computer networks; Coprocessors; Delay; Interference; Multiprocessing systems; Network-on-a-chip; Pattern analysis; Performance analysis; Timing; Traffic control;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location
Gatineau, Que.
Print_ISBN
1-4244-0416-9
Electronic_ISBN
1-4244-0417-7
Type
conf
DOI
10.1109/NEWCAS.2006.250943
Filename
4016974
Link To Document