• DocumentCode
    2801098
  • Title

    An Efficient Implementation of Scalable Architecture for Discrete Wavelet Transform On FPGA

  • Author

    Guarisco, Michael ; Zhang, Xun ; Rabah, Hassan ; Weber, Serge

  • Author_Institution
    Nancy University, Laboratoire d¿Instrumentation Electronique de Nancy (LIEN), Vandoeuvre-les-nancy, Nancy, 54500, email: michael.guarisco@lien.uhp-nancy.fr
  • fYear
    2007
  • fDate
    15-16 Nov. 2007
  • Firstpage
    1
  • Lastpage
    3
  • Abstract
    This paper presents efficient reconfigurable architecture to perform discret wavelet transform. This architecture, which is based on FPGA technology, consists of a reconfigurable processing module, reconfigurable controller, data organization unit and adresse generator, and on chip memory. The reconfigurable address generator and controller handles a flexible and efficient address generation for an efficient data memory access and bandwidth. This architecture is scalable and allows processing of a continuous data flow in real time and for any number of levels. The practical working of the architecture is explained and its hardware implementation on Xilinx Virtex-5 FPGA is reported.
  • Keywords
    Bandwidth; Computer architecture; Continuous wavelet transforms; Discrete wavelet transforms; Field programmable gate arrays; Filtering; Filters; Frequency; Hardware; Wavelet domain;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    System-on-Chip, 2007. DCAS 2007. 6th IEEE Dallas Circuits and Systems Workshop on
  • Conference_Location
    Dallas, TX, USA
  • Print_ISBN
    978-1-4244-1680-6
  • Electronic_ISBN
    978-1-4244-1680-6
  • Type

    conf

  • DOI
    10.1109/DCAS.2007.4433206
  • Filename
    4433206