• DocumentCode
    2801271
  • Title

    Waveform Analysis and Delay Prediction in Simultaneously Switching CMOS Gate Driven Inductively and Capacitively Coupled On-Chip Interconnects

  • Author

    Kaushik, B.K. ; Sarkar, S. ; Agarwal, R.P. ; Joshi, R.C.

  • Author_Institution
    Indian Institute of Technology-Roorkee, MITS-Sikar, INDIA, bkk10dec@iitr.ernet.in
  • fYear
    2007
  • fDate
    15-16 Nov. 2007
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    This paper focuses on waveform analysis and delay estimation of a CMOS gate driven capacitively and inductively coupled interconnect for simultaneously switching inputs. A transmission line based coupled model of interconnect is used for analysis. Delays at far-end of victim are estimated for the conditions when the inputs to two coupled interconnects are switching in-phase and out-of-phase. Alpha Power Law model of MOS-transistor is used to represent the transistors in CMOS-driver. The comparison of analytically obtained results with SPICE simulations show that the proposed model captures 90% propagation delay; transition time delay and waveform shape with good accuracy.
  • Keywords
    Analytical models; Coupled mode analysis; Couplings; Delay effects; Delay estimation; Power transmission lines; Propagation delay; SPICE; Semiconductor device modeling; Shape;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    System-on-Chip, 2007. DCAS 2007. 6th IEEE Dallas Circuits and Systems Workshop on
  • Conference_Location
    Dallas, TX, USA
  • Print_ISBN
    978-1-4244-1680-6
  • Electronic_ISBN
    978-1-4244-1680-6
  • Type

    conf

  • DOI
    10.1109/DCAS.2007.4433215
  • Filename
    4433215