• DocumentCode
    2887703
  • Title

    Topological cell compaction via transister rotation

  • Author

    Wang, L.Y. ; Lai, Y.-T. ; Liu, B.D.

  • Author_Institution
    Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
  • fYear
    1991
  • fDate
    16-17 Jun 1991
  • Firstpage
    909
  • Abstract
    The authors propose a new algorithm for layout compaction by modifying the topology of a given layout. Different from most compaction algorithms which move the components of a layout, this algorithm compacts a layout by changing the orientations of transistors. A set of operations including moving, adding, deleting, shrinking, extending, etc., can work on the wires to rebuild and compact the layout after rotating a transistor. The simulated annealing technique is adopted in the authors´ algorithm to find a near optimal solution
  • Keywords
    VLSI; circuit layout CAD; integrated circuit technology; network topology; simulated annealing; IC layout; VLSI design; compaction algorithms; layout compaction; simulated annealing; topological cell compaction; transister orientation variation; transister rotation; Compaction; Councils; Heuristic algorithms; Information geometry; Mixed integer linear programming; Simulated annealing; Topology; Transistors; Very large scale integration; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
  • Conference_Location
    Shenzhen
  • Type

    conf

  • DOI
    10.1109/CICCAS.1991.184510
  • Filename
    184510