• DocumentCode
    290322
  • Title

    A low power subband video decoder architecture

  • Author

    Gordon, Benjamin M. ; Meng, Teresa H Y

  • Author_Institution
    Comput. Syst. Lab., Stanford Univ., CA, USA
  • Volume
    ii
  • fYear
    1994
  • fDate
    19-22 Apr 1994
  • Abstract
    The paper describes a VLSI architecture designed to reconstruct a subband-encoded video stream. This architecture differs from previous designs in its low power operation. The chip operates at a maximum 20 MHz with a 1.5 V supply and can process up to 10 M color (YUV) pixels/sec while dissipating only 16 mW. The low power consumption is achieved through efficient algorithm-to-hardware mapping, a low-complexity subband filter, minimal memory accesses, a reduced supply voltage, and elimination of external memory support. A single chip will support color images up to 352 pixels wide, while multiple chip configurations can achieve any desired display resolution
  • Keywords
    VLSI; decoding; digital signal processing chips; image reconstruction; power consumption; video equipment; video signal processing; 1.5 V; 16 mW; 20 MHz; VLSI architecture; algorithm-to-hardware mapping; display resolution; external memory support; low power subband video decoder architecture; low-complexity subband filter; minimal memory accesses; multiple chip configuration; power consumption; reduced supply voltage; single chip configuration; subband-encoded video stream; Color; Decoding; Displays; Energy consumption; Filters; Image reconstruction; Pixel; Streaming media; Very large scale integration; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Acoustics, Speech, and Signal Processing, 1994. ICASSP-94., 1994 IEEE International Conference on
  • Conference_Location
    Adelaide, SA
  • ISSN
    1520-6149
  • Print_ISBN
    0-7803-1775-0
  • Type

    conf

  • DOI
    10.1109/ICASSP.1994.389634
  • Filename
    389634